TOSHIBA Bi-CD Integrated Circuit Silicon Monolithic

# TC78S600FNG/FTG

## Stepping Motor Driver IC

The TC78S600FNG/FTG is a PWM constant-current type stepping motor driver IC designed for sinusoidal-input micro-step control of stepping motors.

The TC78S600FNG/FTG can be used in applications that require 1-2-phase, W1-2-phase, 2W1-2 phase, and 4W1-2 phase excitation modes. The TC78S600FNG/FTG is capable of forward and reverse driving of a 2-phase bipolar stepping motor using only a clock signal.

#### **Features**

- Motor power supply voltage: VM=15V (max)
- Control power supply voltage: Vcc=2.7 to 5.5V (operation range)
- Output current: Iout ≤ 0.8A (max)
- Output ON-resistance: Ron= $1.2\Omega$  (upper and lower sum)
- Decoder that enables micro step control with the clock signal
- Selectable phase excitation modes (1-2, W1-2, 2W1-2, and 4W1-2)
- Internal pull-down resistors on inputs:  $200 \text{ k}\Omega$  (typ.)
- Output monitor pin  $(\overline{MO})$
- Over current protection(ISD), Thermal shutdown (TSD) circuit, and Undervoltage lockout (UVLO) circuit.
- Package: SSOP20 and QFN24
- Fast decay: always 12.5%
- Built-in cross conduction protection circuit
  - This product has a MOS structure and is sensitive to electrostatic discharge. When handling this product, ensure that the environment is protected against electrostatic discharge by using an earth strap, a conductive mat and an ionizer. Ensure also that the ambient temperature and relative humidity are maintained at reasonable levels.
  - Do not insert devices in the wrong orientation or incorrectly. Otherwise, it may cause the device breakdown, damage and/or deterioration.

#### About solderability, following conditions were confirmed

- Solderability
  - (1) Use of Sn-37Pb solder Bath
    - solder bath temperature = 230°C
    - dipping time = 5 seconds
    - the number of times = once
    - use of R-type flux
  - (2) Use of Sn-3.0Ag-0.5Cu solder Bath
    - solder bath temperature = 245°C

    - dipping time = 5 seconds the number of times = once
    - use of R-type flux





# **Block Diagram**





#### **Pin Function**

| Pi  | n No.            | Symbol | Pin name                                                               | Remarks                                                                 |  |  |
|-----|------------------|--------|------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|
| FNG | FTG              | Symbol | rinname                                                                | Remarks                                                                 |  |  |
| 1   | 4, 5             | Vcc    | Power supply pin for logic block                                       | V <sub>CC (opr)</sub> = 2.7 to 5.5 V                                    |  |  |
| 2   | 6                | STBY   | Standby input                                                          | See the Input Signals and Operating Modes table.                        |  |  |
| 3   | 7                | osc    | Connection pin for an external capacitor used for internal oscillation |                                                                         |  |  |
| 4   | 8                | M1     | Excitation mode setting input 1                                        | See the Excitation Mode Settings table.                                 |  |  |
| 5   | 9                | M2     | Excitation mode setting input 2                                        | See the Excitation Mode Settings table.                                 |  |  |
| 6   | 10, 11           | VM     | Power supply pin for output                                            | VM <sub>(opr)</sub> = 2.5 to 13.5 V                                     |  |  |
| 7   | 12               | CW/CCW | Rotation direction select input                                        | See the Input Signals and Operating Modes table.                        |  |  |
| 8   | 1 <mark>3</mark> | BO2    | B-phase output 2                                                       | Connect BO2 to a motor coil pin.                                        |  |  |
| 9   | 14               | RFB    | Connection pin for a B-phase output current detection resistor         |                                                                         |  |  |
| 10  | 15               | BO1    | B-phase output 1                                                       | Connect BO1 to a motor coil pin.                                        |  |  |
| 11  | 16               | AO2    | A-phase output 2                                                       | Connect AO2 to a motor coil pin.                                        |  |  |
| 12  | 17               | RFA    | Connection pin for an A-phase output current detection resistor        |                                                                         |  |  |
| 13  | 18               | AO1    | A-phase output 1                                                       | Connect AO1 to a motor coil pin.                                        |  |  |
| 14  | 19               | RESET  | Reset input                                                            | See the Input Signal and Operating Modes table.                         |  |  |
| 15  | 20, 21           | GND    | Ground                                                                 |                                                                         |  |  |
| 16  | 22               | MO     | Monitor output                                                         | Initial state: MO = Low (open drain, pulled up by an external resistor) |  |  |
| 17  | 23               | TQ     | V <sub>ref</sub> setting input                                         | See the V <sub>ref</sub> Voltage Setting table.                         |  |  |
| 18  | 1                | Vref   | External set terminal for A-phase and B-phase reference voltage        |                                                                         |  |  |
| 19  | 2                | ENABLE | Enable input                                                           | See the Input Signal and Operating Modes table.                         |  |  |
| 20  | 3                | CK     | Clock input                                                            |                                                                         |  |  |

FTG: Pin No. 24 of QFN24: N.C.

#### <Pin circuit>



## Pin Assignment (Top view)

FNG SSOP20



FTG <mark>WQFN24</mark>





## Absolute Maximum Ratings (Ta=25°C)

| Characteristics         | Symbol              |                 | Rating                      | Unit |
|-------------------------|---------------------|-----------------|-----------------------------|------|
| Dowar aupply voltage    | \                   | /cc             | 6                           | V    |
| Power supply voltage    | \                   | /M              | 18                          | V    |
|                         | P                   | eak             |                             |      |
|                         | lout(AO) a          | nd lout(BO),    | 1.0                         | A    |
| Output current          | Per on              | e phase,        | 1.0                         | A    |
|                         | tw ≤ 10ms, duty 20% |                 |                             |      |
|                         | lī                  | ON              | 4                           | mA   |
| Withstand voltage of MO | V                   | MO              | 6                           | V    |
| Input voltage           | \                   | / <sub>IN</sub> | -0.2 to Vcc+0.2             | V    |
|                         |                     | FNG             | 0.71 (Note. 1)              |      |
| Power dissipation       | PD                  | INO             | 0.96 (Note. 2)              | W    |
|                         |                     | FTG             | (TBD)                       |      |
| Operating temperature   | T <sub>opr</sub>    |                 | _20 to 85                   | °C   |
| Storage temperature     | T <sub>stg</sub>    |                 | T <sub>stg</sub> –55 to 150 |      |

Note 1: IC only

Note 2: Mounted on a glass epoxy board (50 mm × 50 mm × 1.6 mm, Cu 40%)

The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.

Exceeding the rating (s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

Please use the IC within the specified operating ranges.

## Operating Conditions (Ta = -20 to 85°C)

| Characteristics              | Symbol               | Min | Тур. | Max                   | Unit |
|------------------------------|----------------------|-----|------|-----------------------|------|
| Control power supply voltage | Vcc <sub>(opr)</sub> | 2.7 | 3.3  | 5.5                   | V    |
| Motor power supply voltage   | VM <sub>(opr)</sub>  | 2.5 | 5    | 15                    | V    |
| Output current               | lout                 | _   | _    | 0.8                   | A    |
| Input voltage                | V <sub>IN</sub>      | _   | _    | 5.5                   | V    |
| Input voltage                | Vref                 | 0.4 | 1.5  | Vcc-1.8V<br>(Note. 1) | V    |
| Clock frequency              | fck                  | _   | 1    | 60                    | kHz  |
| OSC frequency                | fosc                 | 160 | 320  | 480                   | kHz  |
| Chopping frequency           | fchop                | 20  | 40   | 60                    | kHz  |

Note. 1: Pay attention for Vref not to exceed 2.5V when TQ is high.

Maximum current is limited by power dissipation and depends on the ambient temperature, excitation mode, and heat radiation of the board.



## **Electrical Characteristics**

# (Unless otherwise specified, Ta = 25°C, $V_{CC}$ = 3.3 V, VM = 5 V, $R_{NF}$ = 2 $\Omega$ , $C_{OSC}$ = 220 pF.)

| Characteristics                         | Symbol                                   | Test Condition                                  | Min              | Тур.  | Max   | Unit |  |
|-----------------------------------------|------------------------------------------|-------------------------------------------------|------------------|-------|-------|------|--|
| Input voltage                           | V <sub>IN (H) (1)</sub>                  | CW/CCW, CK, RESET, ENABLE, M1, M2, TQ, and STBY | 2                | =     | 5.5   | V    |  |
| (Note.)                                 | V <sub>IN (L) (1)</sub>                  |                                                 | -0.2             |       | 0.8   | V    |  |
| Input hysteresis voltage                | V <sub>H</sub>                           | CW/CCW, CK, RESET, ENABLE, M1, M2, TQ, and STBY | _                | 200   | _     | mV   |  |
| Input current                           | I <sub>INH</sub>                         | V <sub>IN</sub> = 3.3V                          | 5                | 15    | 25    | μA   |  |
| input current                           | I <sub>INL</sub>                         | V <sub>IN</sub> = GND                           | 2                | 4     | 8     | μA   |  |
|                                         | I <sub>CC1</sub>                         | Output open, ENABLE:H, RESET:H                  | _                | 4     | 6     | mA   |  |
|                                         | I <sub>CC2</sub>                         | ENABLE:L                                        | _                | 4     | 6     | mA   |  |
| Dynamic supply                          | I <sub>CC3</sub>                         | Standby mode                                    | _                | 5     | 10    | μA   |  |
| current                                 | I <sub>M1</sub>                          | Output open, ENABLE:H, RESET:H                  | _                | 1     | 2     | mA   |  |
|                                         | I <sub>M2</sub>                          | ENABLE:L                                        |                  | 0.5   | 1     | mA   |  |
|                                         | I <sub>M3</sub>                          | Standby mode                                    | _                | _     | (1)   | μA   |  |
| Comparator                              | V <sub>RFA(1)</sub> ,V <sub>RFB(1)</sub> | $R_{NF}$ =1 $\Omega$ , Vref=V, TQ=L             | 0.040            | 0.050 | 0.060 | V    |  |
| reference voltage                       | V <sub>RFA(2)</sub> ,V <sub>RFB(2)</sub> | R <sub>NF</sub> =1Ω, Vref=V, TQ=H               | _                | 0.200 | _     |      |  |
| Channel-to-channel voltage differential | ΔVO                                      | B/A, TQ:H                                       | -8               |       | 8     | %    |  |
| Undervoltage                            | Lower threshold UVLD                     | (Design target value)                           |                  | 2.2   |       | V    |  |
| lockout threshold at V <sub>CC</sub>    | Upper threshold UVLC                     | (Design target value)                           | _                | 2.3   | _     | V    |  |
| Undervoltage lockout threshold at       | Lower threshold UVLD                     | (Design target value)                           | _                | 2.0   | _     | ٧    |  |
| VM                                      | Upper threshold UVLC                     | (Design target value)                           | _                | 2.1   | _     | ٧    |  |
| MO output voltage                       | v <sub>MO</sub> —                        | I <del>MO</del> = 1mA                           | _                | _     | 0.5   | ٧    |  |
| TSD operating temperature (Note.)       | TSD                                      | (Design target value)                           | _                | 170   | _     | °C   |  |
| TSD recovery temperature (Note.)        | TSDhys                                   | (Design target value)                           |                  | 40    |       | °C   |  |
| OSC frequency                           | fosc                                     | C <sub>OSC</sub> = 220 pF                       | <mark>210</mark> | 320   | 430   | kHz  |  |

(Note.) Toshiba does not implement testing before shipping.



# **Output Block**

| Characteristics                             |                           |                        |                | Symbol                | Test                   | t Condition            | Min                    | Тур.                                    | Max   | Unit  |       |    |
|---------------------------------------------|---------------------------|------------------------|----------------|-----------------------|------------------------|------------------------|------------------------|-----------------------------------------|-------|-------|-------|----|
| Out                                         | Output saturation voltage |                        |                |                       | V <sub>SAT</sub> (U+L) | I <sub>OUT</sub> = 0.2 | A                      | _                                       | 0.24  | 0.32  | V     |    |
| Out                                         |                           |                        |                |                       | VSAT (U+L)             | I <sub>OUT</sub> = 0.6 | A                      | _                                       | 0.72  | 0.96  | V     |    |
| Dio                                         | de forward volta          | ige                    |                |                       |                        | V <sub>F</sub> U       | I <sub>OUT</sub> = 0.6 | A                                       | _     | 1     | 1.2   | V  |
|                                             | i                         | 1                      |                | 1                     | <u> </u>               | V <sub>FL</sub>        |                        | 1                                       |       | 1     | 1.2   |    |
|                                             | 4W1-2 phase excitation    | 2W1-2 pl<br>excitation |                | W1-2 phase excitation | 1-2 phase excitation   |                        | θ = 0                  | _                                       | _     | 0.200 | _     |    |
|                                             | 4W1-2 phase excitation    |                        |                |                       |                        |                        | θ = 1/16               |                                         | 0.190 | 0.200 | 0.210 |    |
|                                             | 4W1-2 phase excitation    | 2W1-2 pl<br>excitation |                |                       |                        |                        | θ = 2/16               |                                         | 0.186 | 0.196 | 0.206 |    |
|                                             | 4W1-2 phase excitation    |                        |                |                       |                        |                        | θ = 3/16               |                                         | 0.182 | 0.192 | 0.202 |    |
|                                             | 4W1-2 phase excitation    | 2W1-2 pl<br>excitation |                | W1-2 phase excitation |                        |                        | θ = 4/16               |                                         | 0.174 | 0.184 | 0.194 |    |
| ote)                                        | 4W1-2 phase excitation    |                        |                |                       |                        |                        | θ = 5/16               |                                         | 0.166 | 0.176 | 0.186 |    |
| ent (No                                     | 4W1-2 phase excitation    | 2W1-2 pl<br>excitation |                |                       |                        |                        | θ = 6/16               |                                         | 0.156 | 0.166 | 0.176 | V  |
| ng curr                                     | 4W1-2 phase excitation    |                        |                |                       |                        |                        | θ = 7/16               | TQ: H $R_{NF} = 1Ω$                     | 0.144 | 0.154 | 0.164 |    |
| A-/B-phase chopping current (Note)          | 4W1-2 phase excitation    | 2W1-2 pl<br>excitation |                | W1-2 phase excitation | 1-2 phase excitation   | Vector                 | θ = 816                | Vref = 1.0V<br>C <sub>OSC</sub> = 220pF | 0.132 | 0.142 | 0.152 |    |
| -phase                                      | 4W1-2 phase excitation    |                        |                |                       |                        |                        | θ = 916                | - 00SC - 220pi                          | 0.116 | 0.126 | 0.136 |    |
| A-/B                                        | 4W1-2 phase excitation    | 2W1-2 pl<br>excitation |                |                       |                        |                        | θ = 10/16              |                                         | 0.102 | 0.112 | 0.122 |    |
|                                             | 4W1-2 phase excitation    |                        |                |                       |                        |                        | θ = 11/16              |                                         | 0.084 | 0.094 | 0.104 |    |
|                                             | 4W1-2 phase excitation    | 2W1-2 pl<br>excitation |                | W1-2 phase excitation |                        |                        | θ = 12/16              |                                         | 0.066 | 0.076 | 0.086 |    |
|                                             | 4W1-2 phase excitation    |                        |                |                       |                        |                        | θ = 13/16              |                                         | 0.048 | 0.058 | 0.068 |    |
|                                             | 4W1-2 phase excitation    | 2W1-2 pl<br>excitation |                |                       |                        |                        | θ = 14/16              |                                         | 0.030 | 0.040 | 0.050 |    |
|                                             | 4W1-2 phase excitation    |                        |                |                       |                        |                        | θ = 15/16              |                                         | 0.010 | 0.020 | 0.030 |    |
|                                             |                           |                        |                | t <sub>r</sub>        | (TDD)                  | l                      | _                      | 0.2                                     | _     | 1:0   |       |    |
| Output transistor switching characteristics |                           |                        | t <sub>f</sub> | (TBD)                 |                        | _                      | 0.2                    | _                                       | μs    |       |       |    |
| (De                                         | (Design target value)     |                        |                | t <sub>pLH</sub>      | ENABLE to              | output                 | _                      | 1                                       | _     | ms    |       |    |
|                                             |                           |                        |                | t <sub>pHL</sub>      | 1                      | т                      |                        | 0.5                                     | _     |       |       |    |
| Out                                         | put leakage cur           | rent                   | Upp            | er                    |                        | I <sub>OH</sub>        | VM = 15V               |                                         | _     | _     | 1     | μA |
|                                             |                           |                        | Low            | er                    |                        | l <sub>OL</sub>        |                        |                                         |       |       | 1     |    |

Note: Relative to the peak current at  $\theta$  = 0.



## **Functional Descriptions**

## **Excitation Mode Settings**

Four excitation modes are selectable by setting M1 and M2 terminals.

(4W1-2 phase excitation is default by internal pull-down resistor.)

| Inj | out | Excitation mode |  |  |
|-----|-----|-----------------|--|--|
| M1  | M2  |                 |  |  |
| L   | L   | 4W1-2 phase     |  |  |
| Н   | L   | 1-2 phase       |  |  |
| L   | Н   | W1-2 phase      |  |  |
| Н   | Н   | 2W1-2 phase     |  |  |

When excitation mode is shifted, the operation starts from the initial state.

### **Input Signals and Operation Modes**

When ENABLE outputs low, operation of the output block turns off. When  $\overline{RESET}$  terminal outputs low, the mode moves to the initial mode shown below. In this time, the states of CK and CW/CCW does not influence on the operation.

|    |        | Input |        | Operation mode |                                                  |  |
|----|--------|-------|--------|----------------|--------------------------------------------------|--|
| CK | CW/CCW | RESET | ENABLE | STBY           | Operation mode                                   |  |
|    | L      | Н     | Н      | Н              | cw                                               |  |
|    | Н      | Н     | Н      | Н              | ccw                                              |  |
| Х  | Х      | L     | Н      | Н              | Initial mode                                     |  |
| Х  | Х      | Х     | L      | Н              | Enable standby mode (Output OFF, High impedance) |  |
| Х  | Х      | Х     | Х      | L              | Standby mode (Output OFF, High impedance)        |  |

X: Don't Care

#### Initial A- and B-Phase Currents (Initial mode)

Current of each phase in RESET is shown in below table. In this state, MO terminal outputs low. (Open drain connection)

| Excitation Mode | A-Phase Current | B-Phase Current |
|-----------------|-----------------|-----------------|
| 4W1-2 phase     | 100%            | 0%              |
| 1-2 phase       | 100%            | 0%              |
| W1-2 phase      | 100%            | 0%              |
| 2W1-2 phase     | 100%            | 0%              |

In this specification, the directions of the current flowing from AO1 to AO2 and from BO1 to BO2 are defined as the forward direction.



#### **Torque Settings**

The current ratio of actual operation to the current setting value determined by the resistance is decided. Weak excitation mode can be set when torque is set low (stop mode).

TQ1 and TQ2 are connected with pull-down resistance in the IC. So, it is set 25 % in case there is no external input.

| Input<br>TQ | Voltage ratio |  |  |
|-------------|---------------|--|--|
| L           | 25%           |  |  |
| Н           | 100%          |  |  |

#### Formula of setting current

In constant current operation, the reference current should be set by the external resistance. When the voltage of RFA and RFB terminals is  $1/5 \times \text{Vref}$  (V) (for example,  $1/5 \times \text{Vref} = 0.5 \text{ V}$  @Vref =2.5V) or more, charge stops and the current of reference value or more does not flow.

$$I_{OUT}(A) = 1/5 \times V_{ref}(V) / R_{NF}(\Omega)$$
 (When torque is 100 %.)

Ex.) When the torque is 100 %, Vref is 2.5V, and the maximum current is 0.5 A, the external resistance is  $1.0\Omega$ . Then, torque changes to 25 % under the same condition, the maximum current becomes 0.125 A.

Vref should be set between 0.5V to 3.4V. (There is a limitation depending on the conditions, so refer to the operating conditions in page 5). The accuracy becomes low when Vref is less than 0.5V. The recommended resistance is  $0.25\,\Omega$  to  $1\,\Omega$ .

#### MO (Output terminal)

Output terminal has an open drain connection. Pull-up resistance is connected in using. MO terminal turns on and outputs low when it is resumed to the specified state.

| Pin state | МО                |
|-----------|-------------------|
| Low       | Initial state     |
| Z         | Not initial state |



The rest voltage of the MO (output terminal) becomes 0.5 V(max.) when Io is 1 mA.

#### osc

Triangle wave is generated internally by connecting the external capacitor to OSC terminal and CR oscillates.

$$Cosc( pF) \le Cosc \le ( pF)$$

The system should be constructed with the circuits whose variation is 10 % or less.

## Relationship between the ENABLE Input and the Phase Current and MO Outputs)

Setting the ENABLE signal Low disables only the output signals. On the other hand, internal logic functions continue to operate in accordance with the CK signal.

Therefore, when the ENABLE signal goes High again, the output current generation is restarted as if phases proceeded with the CK signal.

Example 1. 1-2 phase excitation (M1: H, M2: L)



Example 2. 2W1-2 phase excitation (M1: H, M2: H)



## Relationship between the RESET Input and the Phase Current and MO Outputs

Setting the  $\overline{\text{RESET}}$  signal Low causes the outputs to be put in the Initial state and the  $\overline{\text{MO}}$  output to be Low. (Initial state: A-channel output current is at its peak (100%).) When the  $\overline{\text{RESET}}$  signal goes High again, the output current generation is resumed at the next rising edge of the CK signal with the state following the Initial state. If  $\overline{\text{RESET}}$  goes High when CK is already High, the output current generation is resumed immediately without waiting for the next rising edge of CK with the state following the Initial state.

Example 1. 1-2 phase excitation (M1: H, M2: L)



Example 2. 2W1-2 phase excitation (M1: H, M2: H)



1-2 phase excitation (M1: H, M2: L, CW mode) 1-2 phase excitation (M1: H, M2: L, CCW mode)





# W1-2 phase excitation (M1: L, M2: H, CW mode)



# W1-2 phase excitation (M1: L, M2: H, CCW mode)



2W1-2 phase excitation (M1: H, M2: H, CW mode)



2W1-2 phase excitation (M1: H, M2: H, CCW mode)



# 4W1-2 phase excitation (M1: L, M2: L, CW mode)



# 4W1-2 phase excitation (M1: L, M2: L, CCW mode)





# Current level ( Unit:%)

| step        | 4W1-2phase<br>(1/16 step) |         | 2W1-2phase<br>(1/8 step) |     | W1-2phase<br>(1/4 step) |         | 1-2phase<br>(1/2 step) |         |
|-------------|---------------------------|---------|--------------------------|-----|-------------------------|---------|------------------------|---------|
|             | phase A                   | phase B | phase A                  |     |                         | phase B |                        | phase B |
| $\theta$ 0  | 100                       | 0       | 100                      | 0   | 100                     | 0       | 100                    | 0       |
| θ 1         | 100                       | 10      |                          |     |                         |         |                        |         |
| θ 2         | 98                        | 20      | 98                       | 20  |                         |         |                        |         |
| $\theta$ 3  | 96                        | 29      |                          |     |                         |         |                        |         |
| $\theta$ 4  | 92                        | 38      | 92                       | 38  | 92                      | 38      |                        |         |
| $\theta$ 5  | 88                        | 47      |                          |     |                         |         |                        |         |
| $\theta$ 6  | 83                        | 56      | 83                       | 56  |                         |         |                        |         |
| θ7          | 77                        | 63      |                          |     |                         |         |                        |         |
| θ8          | 71                        | 71      | 71                       | 71  | 71                      | 71      | 71                     | 71      |
| $\theta$ 9  | 63                        | 77      |                          |     |                         |         |                        |         |
| $\theta$ 10 | 56                        | 83      | 56                       | 83  |                         |         |                        |         |
| θ 11        | 47                        | 88      |                          |     |                         |         |                        |         |
| $\theta$ 12 | 38                        | 92      | 38                       | 92  | 38                      | 92      |                        |         |
| $\theta$ 13 | 29                        | 96      |                          |     |                         |         |                        |         |
| θ 14        | 20                        | 98      | 20                       | 98  |                         |         |                        |         |
| θ 15        | 10                        | 100     |                          |     |                         |         |                        |         |
| $\theta$ 16 | 0                         | 100     | 0                        | 100 | 0                       | 100     | 0                      | 100     |

# <Example of input signal>



M1 and M2 should be changed after RESET is set low in the initial state (Mo = Low). Smooth current waveform cannot be gained if they are changed without setting RESET low though Mo is set low.



#### **Decay mode**

Fast decay mode is fixed to 12.5%. Cycle of charge and discharge of PWM drive corresponds to 8 cycles of OCS. last 3 cycles of OCS are decayed in Fast mode.

#### 1. Current waveform and setting of MIXED DECAY MODE

Cycle of charge and discharge of PWM drive corresponds to 8 cycles of OSC. DECAY MODE is fixed to Fast decay mode of 12.5%. NF means the point where the output current reaches the setting current.





#### 2. Each current control mode (Efficiency of DECAY MODE)



· Decreasing current (Example 1)



· Decreasing current (Example 2)



In MIXED DECAY MODE and FAST DECAY MODE, when output current is higher than setting current, CHARGE MODE does not exist (in a narrow sense, CHARGE MODE is very short time for detecting current) at the next chopping cycle. And it moves to SLOW and FAST MODE. SLOW MODE is moved to FAST MODE by MDT.

Note. : The figure above is an image. It is a transient response curve in actual.

## 3. Wave form of MIXED DECAY MODE (Current waveform)





• Output current in MIXED DECAY MODE > Setting current;



V<sub>1.12</sub> 23 2012-03-19



## Current pulling path in case Enable is inputted during operation

In Slow Mode, when all output transistors are turned off forcedly, the energy of the coil is pulled in the below mode

Note.: Though parasitic diodes exist on dotted lines, they are not used in the normal MIXED DECAY MODE.



Parasitic diodes exist in the output transistors as shown above.

Parasitic diodes are not used in drawing the energy of the coil because each transistor turns on and current flows in opposite direction. However, when all output transistors are turned off forcedly, the energy of the coil is drawn through the parasitic diodes.



# Transistor operation of output



# **Function of output transistor**

| CLK    | U1  | U2  | L1  | L2  |
|--------|-----|-----|-----|-----|
| Charge | ON  | OFF | OFF | ON  |
| Slow   | OFF | OFF | ON  | ON  |
| Fast   | OFF | ON  | ON  | OFF |

Note. : Above table is in the case of applying the current in the direction of an arrow in the above figure. The case of the opossite direction is shown in the below table.

| CLK    | U1  | U2  | L1  | L2  |
|--------|-----|-----|-----|-----|
| Charge | OFF | ON  | ON  | OFF |
| Slow   | OFF | OFF | ON  | ON  |
| Fast   | ON  | OFF | OFF | ON  |

In moving the function above, each dead time of about  $300~\mathrm{ns}$  is inserted.

### Thermal shut down (TSD) circuit

The TC78S600FNG/FTG includes a thermal shutdown circuit, which turns the output transistors off when the junction temperature (T<sub>i</sub>) exceeds 170°C (typ.).

The output transistors are automatically turned on when  $T_j$  cools past the shutdown threshold, which is lowered by a hysteresis of  $40^{\circ}\text{C}$ .

TSD = 170°C (design target value) (Note.)  $\Delta$ TSD = 40°C (design target value) (Note.)

Note. Toshiba does not implement testing before shipping.

\*In thermal shutdown mode, the internal circuitry and outputs assume the same states as in enable standby mode. Upon exit from thermal shutdown mode, they revert to those states which they assume when taken out of enable standby mode. Start of the output waveform is not defined. It can start from the initial state by inputting low to the reset.

#### ISD (Over current protection)

When any of current which flows in 8 DMOS transistors exceeds 1.6 A (typ.), all outputs are turned off. It does not resume automatically but latches. It resumes when ENABLE is set low to high or UVLO operates. When ENABLE is set low to high, the pulse of 0.15ms or more should be recognized.

However, masking term of  $4\mu s(typ.)$  should be added in order to avoid detection error by the noise.



Note. Toshiba does not implement testing before shipping.

The state of internal IC and the output state while ISD function operates are same as that of enable standby mode . Start of the output waveform of automatic recovery can not be defined along with the release from the enable standby mode. It can start from the initial state by setting the reset low.

#### Under voltage lockout (UVLO) circuit

The TC78S600FNG/FTG includes an undervoltage lockout circuit, which puts the output transistors in the high-impedance state when  $V_{\rm CC}$  decreases to 2.2 V (typ.) or lower.

The output transistors are automatically turned on when V<sub>CC</sub> increases past the lockout threshold, which is raised to 2.3 V by a hysteresis of 0.1 V.

Even when UVLO circuit is tripped, internal circuitry continues to operate in accordance with the CK input like when ENABLE is set Low. Thus, after the TC78S600FNG/FTG exits the UVLO mode, the RESET signal should be asserted for putting the TC78S600FNG/FTG in the Initial state if necessary.

The TC78S600FNG/FTG includes an undervoltage lockout circuit, which puts the output transistors in the high-impedance state when VM decreases to 2.0 V (typ.) or lower.

The output transistors are automatically turned on when VM increases past the lockout threshold, which is raised to 2.1 V by a hysteresis of 0.1 V.

Even when UVLO circuit is tripped, internal circuitry continues to operate in accordance with the CK input like when ENABLE is set Low. Thus, after the TC78S600FNG/FTG exits the UVLO mode, the RESET signal should be asserted for putting the TC78S600FNG/FTG in the Initial state if necessary.

State of the internal IC and output state when UVLO function operates are same as that of the enable standby mode. Start of the output waveform of automatic recovery can not be defined along with the release from the enable standby mode. It can start from the initial state by setting the reset low.

#### **Power-on Sequence with Control Input Signals**

The order of turning on Vcc and VM is not settled for the user. So, please design the IC not to be damaged even in case of the start-up (or, even in case of shutdown) from either power supply.

In supplying and shutting down the power, there should be no abnormal operations in outputting. Power supply monitoring circuit should be provided in necessary. The IC should not be damaged if the power-on sequence is wrong. The IC should not be damaged in power-on if each input terminal (M1, M2, M3,CLK, CW/CCW, ENABLE, RESET,DCY, and TQ) is high or low, and Vref outputs any value within the operating range.

Two examples are shown below figures.

(Example 1): ENABLE = High  $\rightarrow$  RESET = High

(Example 2): RESET = High  $\rightarrow$  ENABLE = High

Motor can start rotating from the initial state in the Example 1.

- (1)CLK: Current steps proceed in every rising edge of CLK.
- (2) ENABLE: Low: Output is Hi-Z. High: Outputting.

RESET: Low: Initial state (A phase 100%, B phase 0%).

- ①ENABLE = Low and RESET = Low: Setting of internal current is initial state though output is Hi-Z.
- ②ENABLE = Low and RESET = High: Setting of internal current is proceeded by the internal counter though output is Hi-Z.
- ③ENABLE = High and RESET = Low: Outputting in the initial state (A phase 100%, B phase 0%).
- **④**ENABLE = High and RESET = High: Outputting at the value proceeded by the internal counter.

#### < Recommended Control Input Sequence >



### **Application Circuit Example**



Note 1: Capacitors for the power supply lines should be connected as close to the IC as possible.

Note 2: The ENABLE pin must be set Low upon powering on and off the device. Otherwise, a large current might abruptly flow through the output pins.

#### **Usage Considerations**

A large current might abruptly flow through the IC in case of a short-circuit across its outputs, a short-circuit to power supply or a short-circuit to ground, leading to a damage of the IC. Also, the IC or peripheral parts may be permanently damaged or emit smoke or fire resulting in injury especially if a power supply pin (VCC, VM) or an output pin (AO1, AO2, BO1, BO2) is short-circuited to adjacent or any other pins.

These possibilities should be fully considered in the design of the output, VCC, VM and ground lines.

Install this IC correctly. If not, (e.g., installing it in the wrong position,) the IC may be damaged permanently.

Fuses should be connected to the power supply lines.

# **Package Dimensions**







WQFN24-P-0404-0.50 "Unit: mm"



#### **Notes on Contents**

#### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

#### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

#### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Toshiba does not grant any license to any industrial property rights by providing these examples of application circuits.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

## IC Usage Considerations Notes on handling of ICs

- [1] The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  - Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- [2] Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- [3] If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.
  - Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- [4] Do not insert devices in the wrong orientation or incorrectly.
  - Make sure that the positive and negative terminals of power supplies are connected properly.
  - Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
  - In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.

#### Points to remember on handling of ICs

#### (1) Over current Protection Circuit

Over current protection circuits (referred to as current limiter circuits) do not necessarily protect ICs under all circumstances. If the over current protection circuits operate against the over current, clear the over current status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the over current protection circuit to not operate properly or IC breakdown before operation. In addition, depending on the method of use and usage conditions, if over current continues to flow for a long time after operation, the IC may generate heat resulting in breakdown.

#### (2) Thermal Shutdown Circuit

Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over temperature, clear the heat generation status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the thermal shutdown circuit to not operate properly or IC breakdown before operation.

#### (3) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (T<sub>j</sub>) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (4) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information
  in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.

V<sub>1.12</sub> 34 2012-03-19